

### SDK Differences Between the Hi3516A/Hi3516D and the Hi3518A

Issue 01

Date 2014-12-20

#### Copyright © HiSilicon Technologies Co., Ltd. 2014. All rights reserved.

No part of this document may be reproduced or transmitted in any form or by any means without prior written consent of HiSilicon Technologies Co., Ltd.

#### **Trademarks and Permissions**

(HISILICON, and other HiSilicon icons are trademarks of HiSilicon Technologies Co., Ltd.

All other trademarks and trade names mentioned in this document are the property of their respective holders.

#### **Notice**

The purchased products, services and features are stipulated by the contract made between HiSilicon and the customer. All or part of the products, services and features described in this document may not be within the purchase scope or the usage scope. Unless otherwise specified in the contract, all statements, information, and recommendations in this document are provided "AS IS" without warranties, guarantees or representations of any kind, either express or implied.

The information in this document is subject to change without notice. Every effort has been made in the preparation of this document to ensure accuracy of the contents, but all statements, information, and recommendations in this document do not constitute a warranty of any kind, express or implied.

#### HiSilicon Technologies Co., Ltd.

Address: Huawei Industrial Base

> Bantian, Longgang Shenzhen 518129

People's Republic of China

Website: http://www.hisilicon.com

Email: support@hisilicon.com

i

#### **About This Document**

#### **Purpose**

The Hi3516A is a high-performance system-on-chip (SoC) launched by HiSilicon for high definition Internet Protocol camera (HD-IPC) applications. The software development kit (SDK) of the Hi3516A is basically the same as that of Hi3518A and is optimized for better performance. This document describes the differences between the Hi3516A and the Hi3518A from the aspects of specifications, SDK components, and application programming interfaces (APIs).

#### **Related Versions**

The following table lists the product versions related to this document.

| Product Name | Version |
|--------------|---------|
| Hi3516A      | V100    |
| Hi3516D      | V100    |

#### **Intended Audience**

This document is intended for:

- Technical support engineers
- Software development engineers

#### **Change History**

Changes between document issues are cumulative. Therefore, the latest document issue contains all changes made in previous issues.

#### Issue 01 (2014-12-20)

This issue is the first official release, which incorporates the following changes:

Chapter 4 "Differences Between the Hi3516D and Hi3516A" is added.

#### Issue 00B02 (2014-09-14)

This issue is the second draft release, which incorporates the following changes:

#### **Chapter 1 Differences on Specifications**

In Table 1-1, the differences of the VGS and TDE are added, the audio differences are deleted, and the differences of the ISP, audio output, video pre-processing, and network are modified.

#### Issue 00B01 (2014-07-25)

This issue is the first draft release.

### **Contents**

| 1 Differences on Specifications               | 1         |
|-----------------------------------------------|-----------|
| 2 Differences on SDK Components               | 4         |
| 3 Differences on APIs                         | <b></b> 5 |
| 4 Differences Between the Hi3516D and Hi3516A |           |

### **List of Figures**

| Table 1-1 Differences on specifications.              | 1 |
|-------------------------------------------------------|---|
| Table 2-1 Differences on SDK components               | 4 |
| Table 3-1 Differences on MPIs                         | 5 |
| Table 4-1 Differences between the Hi3516D and Hi3516A | 8 |

### Differences on Specifications

Table 1-1 lists the IPC specification differences between the Hi3516A and the Hi3518A. For details about the specifications of the Hi3516A, see the *Hi3516A Full-HD IP Camera SoC Brief Data Sheet*.

Table 1-1 Differences on specifications

| Key<br>Specifications | Hi3516A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Hi3518A                                                                                                                                                                                                                                                                                         |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor             | A7@ 600 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ARM 9@Max. 440 MHz                                                                                                                                                                                                                                                                              |
| (IGD) : (EDN) 1       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li>Defog and anti-false color</li> <li>2-megapixel picture inputs</li> </ul>                                                                                                                                                                                                              |
| Video input (VI)      | <ul> <li>8-/10-/12-/14-bit RGB Bayer input, a maximum of 150 MHz clock frequency</li> <li>BT.601, BT.656 and BT.1120 progressive input</li> <li>Mobile industry processor interface (MIPI), low-voltage differential signaling (LVDS)/sub-LVDS, and high-speed serial pixel interface (HiSPI)</li> <li>Compatibility with mainstream HD CMOS sensors provided by Sony, Aptina, OmniVision, and Panasonic</li> <li>Various sensor levels supported</li> <li>Programmable sensor clock output</li> <li>Maximum input resolution of 5 megapixels</li> </ul> | <ul> <li>One VI interface that provides the ISP function</li> <li>8-/10-/12-bit RGB Bayer input, a maximum of 74.25 MHz clock frequency</li> <li>BT.601 and BT.656</li> <li>1080p@30 fps or 720p@30 fps</li> <li>Lens distortion correction</li> <li>Picture rotation by 90° or 270°</li> </ul> |

| Key<br>Specifications                                                                                                                                           | Hi3516A                                                                                                                                                                                                                                                                                                                          | Hi3518A                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Video output (VO)                                                                                                                                               | <ul> <li>One CVBS/BT656, 960H@50, or 960H@60 output</li> <li>One BT.1120 VO interface for connecting to the external high-definition multimedia interface (HDMI) or serial digital interface (SDI), maximum performance of 1080p@60 fps</li> <li>CVBS/BT.656 output or BT.1120 output</li> </ul>                                 | <ul> <li>One composite video broadcast signal (CVBS) output</li> <li>One BT.1120 VO interface for connecting to the external HDMI or SDI interface, maximum performance of 1080p@30 fps</li> <li>CVBS output or BT.1120 output</li> </ul> |
| Video pre-<br>processing (VPP)                                                                                                                                  | <ul> <li>3D denoising, picture enhancement, and dynamic contrast enhancement</li> <li>1/15x video zoom-out (zoom-in not supported)</li> <li>Cover overlay pre-processing for eight regions</li> </ul>                                                                                                                            | <ul> <li>One input and multiple outputs. That is, after an input picture is processed, several pictures can be output for subsequent processing.</li> <li>Scaling on pictures in channels</li> </ul>                                      |
| Video graphics<br>subsystem (VGS)                                                                                                                               | <ul> <li>1/2x to 2x graphics scaling</li> <li>Anti-flicker for output videos and graphics</li> <li>Rotation and lens distortion correction (LDC)</li> </ul>                                                                                                                                                                      | None                                                                                                                                                                                                                                      |
| Two-dimensional engine (TDE)                                                                                                                                    | YUV domain processing not supported                                                                                                                                                                                                                                                                                              | YUV domain processing                                                                                                                                                                                                                     |
| Video<br>encoding/decoding<br>performance                                                                                                                       | <ul> <li>A maximum of 5-megapixel resolution for H.264/H.265 encoding</li> <li>Real-time H.264/H.265 encoding of multiple streams: <ul> <li>1080p@30 fps+720p@30 fps+VGA@30 fps</li> <li>5-megapixel@30 fps+VGA@30 fps</li> </ul> </li> <li>5-megapixel@30 fps+VGA@30 fps</li> <li>JPEG snapshot at 5-megapixel@8 fps</li> </ul> | <ul> <li>H.264 BP/MP encoding</li> <li>720p@30 fps+VGA@30 fps+QVGA@30 fps+720p@1 fps JPEG snapshot</li> </ul>                                                                                                                             |
| <ul> <li>DDR ODR3/3L synchronous dynamic random access memory (SDRAM) interface</li> <li>32-bit DDR3/3L@600 MHz</li> <li>Maximum capacity of 4 Gbits</li> </ul> |                                                                                                                                                                                                                                                                                                                                  | DDR2/DDR3 SDRAM<br>interface, 16-bit data width,<br>440 MHz, a maximum of 2<br>Gbits capacity for the<br>Hi3518A or 1 Gbit for the<br>Hi3518C                                                                                             |

| Key Hi3516A Hi35<br>Specifications       |                                                                                                                                                                                                                                                                                                    | Hi3518A                                                                                                                                                               |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Network                                  | <ul> <li>Reduced gigabit media independent interface (RGMII) and reduced media independent interface (RMII) modes, 100/1000 Mbit/s full-duplex or half-duplex mode, physical (PHY) clock output</li> <li>Media independent interface (MII) mode (half duplex not supported in MII mode)</li> </ul> | <ul> <li>Media access control<br/>(MAC) interface</li> <li>RMII and MII modes,<br/>10/100 Mbit/s full-duplex<br/>or half-duplex mode, PHY<br/>clock output</li> </ul> |
| Secure digital<br>input/output<br>(SDIO) | Two SDIO 3.0 interfaces, supporting secure digital extended capacity (SDXC)                                                                                                                                                                                                                        | One SDIO 2.0 interface,<br>supporting a maximum of 32<br>GB secure digital high<br>capacity (SDHC)                                                                    |
| Analog-to-digital converter (ADC)        | One integrated low-speed ADC with dual channels                                                                                                                                                                                                                                                    | One integrated low-speed ADC with dual channels                                                                                                                       |

## 2 Differences on SDK Components

Table 2-1 describes the SDK component differences between the Hi3518A and the Hi3516A.

Table 2-1 Differences on SDK components

| SDK<br>Component | Hi3516A                                               | Hi3518A                                                     |
|------------------|-------------------------------------------------------|-------------------------------------------------------------|
| lib              | uClibc-0.9. 33.2<br>glibc-2.16-2012.09                | uClibc-0.9.32.1<br>glibc-2.11.1                             |
| Tool chain       | arm-hisiv300-linux-<br>arm-hisiv400-linux-<br>gcc 4.8 | arm-hisiv100nptl-linux-<br>arm-hisiv200-linux-<br>gcc 4.4.1 |
| Linux Kernel     | linux-3.4.y, supporting A7, neon, and VFP             | linux-3.0.y, supporting ARM9                                |
| File System      | busybox-1.20.2.tgz                                    | busybox-1.16.1.tgz                                          |

## 3 Differences on APIs

Table 3-1 describes API differences between the Hi3516A and the Hi3518A. For details, see the *HiMPP V2.0 Media Processing Software Development Reference*.

**Table 3-1** Differences on MPIs

| Module         | Change Extent of the<br>Hi3516A Compared<br>with the Hi3518A | Change Description                                                                                                                                                                   |
|----------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System control | Same                                                         | -                                                                                                                                                                                    |
| ISP            | Partially new                                                | • 2-to-1 WDR (frame/line mode)                                                                                                                                                       |
|                |                                                              | ACM function                                                                                                                                                                         |
|                |                                                              | DIS function                                                                                                                                                                         |
|                |                                                              | • FPN (frame/line mode, configurable)                                                                                                                                                |
|                |                                                              | • Defog                                                                                                                                                                              |
|                |                                                              | • IspDev added for MPIs for supporting multiple ISPs                                                                                                                                 |
| VI             | Partially modified                                           | Added the online VI-VPSS mode, in which picture data of VI channels is not written into the memory. Parameters in script load are used to control whether to enable the online mode. |
|                |                                                              | • Implemented the cover function in the VPSS.                                                                                                                                        |
|                |                                                              | Implemented invocation of the VGS to provide the<br>CoverEx/OSD/LDC/Rotate/extended channel in the VPSS in<br>online mode.                                                           |
|                |                                                              | Canceled the user picture function in online mode.                                                                                                                                   |
|                |                                                              | Improved the Bayer dump function.                                                                                                                                                    |
|                |                                                              | Added the RAW data read function for debugging.                                                                                                                                      |
|                |                                                              | Added the DCI function.                                                                                                                                                              |
|                |                                                              | • Added the function of outputting compressed picture data in offline mode.                                                                                                          |
|                |                                                              | • Added the WDR buffer control function for interoperation with the ISP WDR.                                                                                                         |
|                |                                                              | • Added the BT.1120 progressive input.                                                                                                                                               |

| Module            | Change Extent of the<br>Hi3516A Compared<br>with the Hi3518A | Change Description                                                                                                                                    |
|-------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| VPP               | Partially new                                                | Added the online VI-VPSS mode, that is, the VPSS only supports one group.                                                                             |
|                   |                                                              | • Supported the 1 to 4 VPSS. The 3D NR processing can be enabled or disabled for pictures of one channel.                                             |
|                   |                                                              | • Added the LDC/Rotate/CoverEx/OSD function in subsequent processing.                                                                                 |
|                   |                                                              | • Added arbitrary quadrilateral solid covers (8 in total), which can be enabled or disabled for a channel independently.                              |
|                   |                                                              | Supported statistics collection on region luminance sums.                                                                                             |
|                   |                                                              | • Supported selection of major-stream channel data or 3D NR reconstructed frames as the 3D NR reference source.                                       |
|                   |                                                              | Added the function of outputting compressed picture data.                                                                                             |
|                   |                                                              | • Supported configuration of the enable status of 3D NR reference frame compression (controlled by module parameters).                                |
|                   |                                                              | Provided a low-delay scheme.                                                                                                                          |
| Video<br>encoding | Partially new                                                | Deleted the group concept. An encoding channel can be directly created.                                                                               |
|                   |                                                              | Modified the scheme of using the color-to-gray function.                                                                                              |
|                   |                                                              | Added H.265 functions.                                                                                                                                |
|                   |                                                              | Supported control of the ROI background frame rate.                                                                                                   |
|                   |                                                              | • Added the policy of evenly discarding frames when the transient bit rate crosses the threshold. Discarded frames can be arranged into PSKIP frames. |
|                   |                                                              | • Supported channel priorities for working with the low-delay scheme.                                                                                 |
|                   |                                                              | • Supported SVC-T of H.264.                                                                                                                           |
| VO                | Partially modified                                           | Added the direct VO scheme. For a single channel, the display buffer is reduced.                                                                      |
| FrameBuffer       | Same                                                         | -                                                                                                                                                     |
| Motion            | Partially new                                                | Added detection of input user pictures.                                                                                                               |
| detection<br>(MD) |                                                              | • Supported 960x960-resolution pictures.                                                                                                              |
| TDE               | Partially simplified                                         | Added a VGS module dedicated to video graphics/picture processing.                                                                                    |
|                   |                                                              | Deleted video picture-related functions in TDE. Only graphics processing is supported (in the RGB area).                                              |
| Region            | Newly added function                                         | Modified the OSD usage scheme.                                                                                                                        |
| Č                 |                                                              | Added a scheme of using the canvas.                                                                                                                   |
|                   |                                                              | Added selection of the field picture overlay.                                                                                                         |
| Region            | Newly added function                                         | • Added a scheme of using the canvas.                                                                                                                 |

| Module                               | Change Extent of the<br>Hi3516A Compared<br>with the Hi3518A | Change Description                                                                                       |
|--------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| VGS                                  | Newly added module                                           | Added the decompression, scaling, rotation, and LDC functions for video pictures.                        |
|                                      |                                                              | Supported OSD overlay.                                                                                   |
|                                      |                                                              | Supported single-component scaling and rotation.                                                         |
|                                      |                                                              | <ul> <li>Added arbitrary quadrilateral solid/void covers (supporting<br/>point/line drawing).</li> </ul> |
| Audio                                | Newly added function                                         | Added setting of the input and output track modes.                                                       |
|                                      |                                                              | • Supported the output muting function and the fade-in/fade-out function.                                |
|                                      |                                                              | Added the function of controlling the output volume.                                                     |
| Intelligent<br>video engine<br>(IVE) | Newly added function                                         | Added 28 operators for supporting boundary security and video diagnosis.                                 |

## 4

# Differences Between the Hi3516D and Hi3516A

Table 4-1 describes the differences between the Hi3516D and Hi3516A. Unless otherwise specified, the specifications of the Hi3516D are the same as those of the Hi3516A.

**Table 4-1** Differences between the Hi3516D and Hi3516A

| Module | Specifications | Difference                                                                        |
|--------|----------------|-----------------------------------------------------------------------------------|
| Chip   | DDRC           | The Hi3516D supports only the 16-bit DDR3/3L SDRAM.                               |
|        | Performance    | The maximum encoding performance of the Hi3516D is 3-megapixel@30 fps+VGA@30 fps. |